Closed Book, Notes, & Mobiles. Put your Name, Roll No. & Section on all attached sheets. There are Eight questions for a total of 70 marks. Credit for each question is indicated on the left-hand margin. Show all necessary calculations. Best wishes for an excellent performance.

- 1. The RC coupled amplifier of fig. 1 is biased to operate in the forward active region. Assume Cin and Cout, to be very large.
- [2] (a) Find the collector bias current ( $I_C$ ) for  $\beta_F = 89$ .
- [3] (b) Calculate the Mid-band Voltage Gain  $(A_{v_1} = v_{o_1}/v_i)$ .
- [4] (c) If  $C_E=10\mu f$ , the base-emitter junction capacitance  $C_{\pi}$ =50pf, and the Base-collector capacitance  $C_{\mu}$ =5pf, estimate the high and the low 3dB cutoff frequencies.
  - For the circuit shown in fig. 2, assume that all the diodes have Von=0 and the OpAmp to be ideal. Assume Cin to be very large. The circuit has been sitting idle for a long time and a 5V pulse appears at the input only at t=0+ (Remember that the voltage across a capacitor cannot change instantaneously)
- (a) What are the voltages  $v_+$  (at non-inverting input of [2] OpAmp) and  $v_0$  (output) at  $t = 0^-$ ?
- (b) At t=0, a 5V, 0.1ms pulse appears at the input. Find [3] the output voltage  $v_0$  at  $t = 0^+$
- (c) If  $R=4k\Omega$  and  $C=2\mu F$ , calculate the time for which [4] the output voltage holds at the result found in (b) above.
  - 3. The circuit shown in fig. 3 is supposed to oscillate sinusoidally at a frequency of 100 kHz.
- (a) Derive an expression for the closed loop gain  $A_{\nu,\beta}$  for the [3] ideal OpAmp, where A<sub>V</sub> is the non-inverting voltage gain and  $\beta$  is the positive feedback fraction  $(v_+/v_0)$ .
- (b) If the given capacitance C=318.3pF, find the required value [3] of R. Derive any expression that you need to use for the calculation
- (c) For stable oscillation, find the required value of R<sub>f</sub>. [3]



ANSWERSCRIPTS WILL BE SHOWN at 11:15-12:15 AM on Nov. 23, 2019 (Saturday) in your ANSWERSCRIPTS WILL BE SHOWN ANSWERSCRIPTS WILL BE SHOWN 25, 2019 (Saturday) in your respective Tutorial Rooms, EXCEPT for Section W2 which will be in Rm. T207 instead of T112.







Time: 09:00-12:00Hrs.

4(b) F is a Boolean function of the Boolean variables A,B,C,D, & E, as shown in fig. 4(b). Find the Boolean expression of F(A,B,C,D,E) in its minimum Sum of Products (SOP) form. X is the enable input set at 1.

- 5. Two numbers 85.125 and 32.5 are stored in 10-bit (7+3) binary registers with the 3 bits after the decimal point.
- [3.5] (a) Show the two registers with the two binary numbers equivalent to 85.125 and 32.5.
- [3.5] (b) Show the process of subtraction of the smaller number from that of the larger (show how smaller decided) using 2'-compliment method.
- (c) Using any extra number of 10- Ck [2] bit registers required, show the implementation of obtaining the 2'-compliment from required register in (a), using full-adders. gates and



Figure 6

- A Ripple counter, shown in fig. 6, works on the negative edge of the clock. Sketch the clock (Ck) and [8] the Q<sub>0</sub>, Q<sub>1</sub>, Q<sub>2</sub>, Q<sub>3</sub>, output pulses on the same time scale and hence write the sequence of states of the counter. The Clear( $C_r$ )=0 sets a Flip-Flop to Q=0, Q=1 state for Preset( $P_r$ )=1 (assumed here to be always set at this value). Cr=1 has no effect for  $P_r=1$ . If this counter, has a count of N, what is N?
  - 7. A Binary Coded Decimal (BCD) {A(MSB), B, C, and D(LSB)} input is to be displayed on the seven-segment display, shown in fig. 7. However, when the numbers 0, 3, 7, 8, and 9 appear, then only the number is to be displayed. For the other f numbers, an inverted-C { [] (a, b, c, and d to be illuminated)} is to be displayed.
- Establish the combinational logic and logical voltages (1 or 0) that are required to be [9] connected to the segments a, b, c, d, e, f, and g, such that the above mentioned e constrained-display can be realized with a minimum number of gates. No Circuit 72 -Q,00 (AC)+ ACD)d Diagram is needed.

8. A modulo-6 synchronous counter is to be designed with J-K flip-flops. The 7, 0,00 counter should start at 000.

(a) From the J-K flip-flop truth table given on the right develop and sketch a clean [6] circuit for the same with minimum number of J-K flip-flops and other gates.

(b) This counter is to be converted to a modulo-12 counter using one extra T-Flip-[3] Flop to this modulo-6 counter. Show the modification of this circuit required. The truth table for the T-Flip-Flop is obtained from the J-K truth table using J=K=1.

J K  $Q_{n+1}$ 3 1 0 0 Bc (AD+A)

g

**(** 

By

(01)

b

C

00

ANSWERSCRIPTS WILL BE SHOWN at 11:15-12:15 AM on Nov. 23, 2019 (Saturday) in your respective Tutorial Rooms, EXCEPT for Section W2 which will be in Rm. T207 instead of T112.